p-channel logic level enhancement mode field effect transistor P8006EVG sop-8 lead-free niko-sem 1 sep-30-2004 absolute maximum ratings (t c = 25 c unless otherwise noted) parameters/test conditions symbol limits units drain-source voltage v ds -55 v gate-source voltage v gs 20 v t c = 25 c -4.5 continuous drain current t c = 70 c i d -3.5 pulsed drain current 1 i dm -20 a t c = 25 c 2.5 power dissipation t c = 70 c p d 1.3 w operating junction & storage temperature range t j , t stg -55 to 150 lead temperature ( 1 / 16 ? from case for 10 sec.) t l 275 c thermal resistance ratings thermal resistance symbol typical maximum units junction-to-ambient r ja 50 c / w 1 pulse width limited by maximum junction temperature. 2 duty cycle 1 % electrical characteristics (t c = 25 c, unless otherwise noted) limits parameter symbol test conditions min typ max unit static drain-source breakdown voltage v (br)dss v gs = 0v, i d = -250 a -55 gate threshold voltage v gs(th) v ds = v gs , i d = -250 a -1 -1.5 -2.5 v gate-body leakage i gss v ds = 0v, v gs = 20v 250 na v ds = -44v, v gs = 0v 1 zero gate voltage drain current i dss v ds = -36v, v gs = 0v, t j = 125 c 10 a on-state drain current 1 i d(on) v ds = -5v, v gs = -10v -20 a v gs = -4.5v, i d = -3.5a 90 150 drain-source on-state resistance 1 r ds(on) v gs = -10v, i d = -4.5a 60 80 m ? forward transconductance 1 g fs v ds = -10v, i d = -4.5a 9 s product summary v (br)dss r ds(on) i d -55v 80m ? -4.5a g s d 4 :gate 5,6,7,8 :drain 1,2,3 :source
p-channel logic level enhancement mode field effect transistor P8006EVG sop-8 lead-free niko-sem 2 sep-30-2004 dynamic input capacitance c iss 760 output capacitance c oss 90 reverse transfer capacitance c rss v gs = 0v, v ds = -30v, f = 1mhz 40 pf total gate charge 2 q g 15 gate-source charge 2 q gs 2.5 gate-drain charge 2 q gd v ds = 0.5v (br)dss , v gs = -10v, i d = -4.5a 3.0 nc turn-on delay time 2 t d(on) 7 14 rise time 2 t r v ds = -20v, 10 20 turn-off delay time 2 t d(off) i d ? -1a, v gs = -10v, r gs = 6 ? 19 34 fall time 2 t f 12 22 ns source-drain diode ratin gs and characteristics (t c = 25 c) continuous current i s -1.3 pulsed current 3 i sm -2.6 a forward voltage 1 v sd i f = i s , v gs = 0v -1 v reverse recovery time t rr i f = -3.5 a, dl f /dt = 100a / s 15.5 ns reverse recovery charge q rr 7.9 nc 1 pulse test : pulse width 300 sec, duty cycle 2 . 2 independent of operating temperature. 3 pulse width limited by maximum junction temperature. remark: the product marked with ?P8006EVG?, date code or lot # orders for parts with lead-free plating can be placed using the pxxxxxxg parts name.
p-channel logic level enhancement mode field effect transistor P8006EVG sop-8 lead-free niko-sem 3 sep-30-2004 typical performance characteristics body diode forward voltage variation with source current and temperature t = 125 c -v - body diode forward voltage(v) -is - reverse drain current(a) 0.001 0 0.01 0.1 0.4 sd 0.2 0.6 25 c v = 0v 1 10 100 a gs 1.0 0.8 1.2 -55 c 1.4
p-channel logic level enhancement mode field effect transistor P8006EVG sop-8 lead-free niko-sem 4 sep-30-2004
p-channel logic level enhancement mode field effect transistor P8006EVG sop-8 lead-free niko-sem 5 sep-30-2004 soic-8(d) mechanical data mm mm dimension min. typ. max. dimension min. typ. max. a 4.8 4.9 5.0 h 0.5 0.715 0.83 b 3.8 3.9 4.0 i 0.18 0.254 0.25 c 5.8 6.0 6.2 j 0.22 d 0.38 0.445 0.51 k 0 4 8 e 1.27 l f 1.35 1.55 1.75 m g 0.1 0.175 0.25 n
|